

## RTL8305SC vs. RTL8305SB-VD

# RTL8305SC & RTL8305SB-VD COMPARISON GUIDE

Rev. 1.0

20 July 2005

**Track ID: JATR-1076-21** 



#### Realtek Semiconductor Corp.

No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan Tel: +886-3-5780211 Fax: +886-3-5776047 www.realtek.com.tw



#### **COPYRIGHT**

©2005 Realtek Semiconductor Corp. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any means without the written permission of Realtek Semiconductor Corp.

#### **TRADEMARKS**

Realtek is a trademark of Realtek Semiconductor Corporation. Other names mentioned in this document are trademarks/registered trademarks of their respective owners.

#### **DISCLAIMER**

Realtek provides this document "as is", without warranty of any kind, neither expressed nor implied, including, but not limited to, the particular purpose. Realtek may make improvements and/or changes in this document or in the product described in this document at any time. This document could include technical inaccuracies or typographical errors.

#### **USING THIS DOCUMENT**

This document is intended for use in RTL8305SC and RTL8305SB-VD product comparison.

Though every effort has been made to ensure that this document is current and accurate, more information may have become available subsequent to the production of this guide. In that event, please contact your Realtek representative for additional information that may help in the development process.

#### **REVISION HISTORY**

| Revision | Release Date | Summary        |
|----------|--------------|----------------|
| 1.0      | 2005/07/20   | First release. |



## **Comparison Table**

| Feature                                              | RTL8305SC                                                                            | RTL8305SB-VD                             |
|------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------|
| VCC                                                  | 3.3V and 1.8V                                                                        | 3.3V and 2.5V                            |
| Number of PHY                                        | 5                                                                                    | 5                                        |
| Number of MAC                                        | 5                                                                                    | 5                                        |
| Process                                              | 0.18um                                                                               | 0.25um                                   |
| Package                                              | 128 PQFP                                                                             | 128 PQFP                                 |
| MAC address table                                    | 1K-entry                                                                             | 1K-entry                                 |
| CAM                                                  | 16-entry                                                                             | 16-entry                                 |
| MDC/MDIO IF for configuration                        | $\sqrt{}$                                                                            | $\checkmark$                             |
| Dual MII interface                                   | $\checkmark$                                                                         | $\checkmark$                             |
| MAC mode MII interface at Port4 MAC circuit          | V                                                                                    | √                                        |
| PHY mode MII interface at Port4 MAC circuit          | V                                                                                    | √                                        |
| PHY mode SNI interface at Port4 MAC circuit          | √                                                                                    | √                                        |
| MAC lookup table is accessible                       | √                                                                                    | X                                        |
| TX Priority Queues                                   | 2                                                                                    | 2                                        |
| Port-based VLAN                                      | V                                                                                    |                                          |
| IEEE 802.1Q Tag-based VLAN                           | V                                                                                    |                                          |
| VLAN entries                                         | 16                                                                                   | 5                                        |
| Port-based Priority                                  | Per-port enable/disable                                                              | Global function                          |
| IEEE 802.1P Priority                                 | Per-port enable/disable                                                              | Global function                          |
| IEEE 802.1P High/Low priority distinction Reg.(3bit) | >=: High priority <: Low priority                                                    | >=4 : High priority<br><4 : Low priority |
| IPv4 DiffServ Priority                               | Per-port enable/disable                                                              | Global function                          |
| Forced Mode flow control - MII & 10/100 PHY          | V                                                                                    | √                                        |
| Broadcast Storm Protection - global                  | V                                                                                    | √                                        |
| Crossover detection & auto correction                | V                                                                                    | √                                        |
| 10/100 Copper (10BT, 100BTx) - all ports             | √                                                                                    | √                                        |
| 100BaseFX Fiber - all ports                          | √                                                                                    |                                          |
| Auto Negotiation                                     | √                                                                                    | √                                        |
| Flow control IEEE 802.3x                             | V                                                                                    |                                          |
| EEPROM I/F                                           | $\sqrt{}$                                                                            | $\sqrt{}$                                |
| LED Mode                                             | 4 modes strapped from pins, or globally configured from EEPROM, or internal register | 4 modes strapped from pins only          |
| Maximum Frame Size                                   | 1536/1552                                                                            | 1536/1552                                |
| VLAN enable                                          | $\checkmark$                                                                         | $\sqrt{}$                                |
| Ingress VLAN member set filtering                    | <b>V</b>                                                                             | V                                        |
| Only admit VLAN tagged frames                        | √                                                                                    | √                                        |



## RTL8305SC vs.RTL8305SB-VD Comparison Guide

| Feature                                            | RTL8305SC    | RTL8305SB-VD |
|----------------------------------------------------|--------------|--------------|
| Supports Leaky VLAN                                | $\checkmark$ | $\checkmark$ |
| Supports ARP VLAN bypass                           | $\checkmark$ | $\checkmark$ |
| Loop detection enable                              | $\checkmark$ | $\checkmark$ |
| ISP MAC address translation                        | $\checkmark$ | $\checkmark$ |
| Local loop-back                                    | $\checkmark$ | X            |
| Pass through DID=01-80-c2-00-00-02                 | $\sqrt{}$    | X            |
| Supports PVID for each port                        | V            | Х            |
| VID of Tagged packet does not match PVID filtering | V            | Х            |
| Insert tag (PVID) to untagged frame                | $\checkmark$ | X            |
| Replace tagged frame to PVID                       | V            | Х            |
| Supports PHY register for Port4 MII interface      | V            | V            |
| Supports MII Register 2 and 3                      | $\sqrt{}$    | X            |

### Realtek Semiconductor Corp.

#### Headquarters

No. 2, Industry East Road IX, Science-based Industrial Park, Hsinchu, 300, Taiwan, R.O.C.

Tel: 886-3-5780211 Fax: 886-3-5776047

www.realtek.com.tw